

#### STL6NM60N

# N-channel 600 V - 0.85 Ω - 5.75 A - PowerFLAT™ (5x5) ultra low gate charge MDmesh™ II Power MOSFET

#### **Features**

| Туре      | V <sub>DSS @</sub><br>T <sub>JMAX</sub> | R <sub>DS(on)</sub><br>Max | I <sub>D</sub>        |
|-----------|-----------------------------------------|----------------------------|-----------------------|
| STL6NM60N | 650 V                                   | < 0.92 Ω                   | 5.75 A <sup>(1)</sup> |

- 1. The value is rated according Rthj-case
- 100% avalanche tested
- Low input capacitance and gate charge
- Low gate input resistance

#### **Application**

Switching applications

#### **Description**

This series of devices implements the second generation of MDmesh™ Technology. This revolutionary Power MOSFET associates a new vertical structure to the Company's strip layout to yield one of the world's lowest on-resistance and gate charge. It is therefore suitable for the most demanding high efficiency converters.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking | Package          | Packaging   |  |
|------------|---------|------------------|-------------|--|
| STL6NM60N  | L6NM60N | PowerFLAT™ (5x5) | Tape & reel |  |

Contents STL6NM60N

# **Contents**

| 1 | Electrical ratings                      |
|---|-----------------------------------------|
| 2 | Electrical characteristics              |
|   | 2.1 Electrical characteristics (curves) |
| 3 | Test circuit                            |
| 4 | Package mechanical data                 |
| 5 | Revision history                        |

STL6NM60N Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                              | Parameter                                                           | Value      | Unit |
|-------------------------------------|---------------------------------------------------------------------|------------|------|
| V <sub>DS</sub>                     | Drain-source voltage (V <sub>GS</sub> = 0)                          | 600        | V    |
| V <sub>GS</sub>                     | Gate-source voltage                                                 | ± 25       | V    |
| I <sub>D</sub> <sup>(1)</sup>       | Drain current (continuous) at T <sub>C</sub> = 25 °C (steady state) | 5.75       | Α    |
| I <sub>D</sub> <sup>(1)</sup>       | Drain current (continuous) at T <sub>C</sub> =100 °C                | 3.62       | Α    |
| I <sub>DM</sub> <sup>(1),(2)</sup>  | Drain current (pulsed)                                              | 23         | Α    |
| I <sub>D</sub> <sup>(3)</sup>       | Drain current (continuous) at T <sub>C</sub> = 25 °C                | 1          | Α    |
| I <sub>D</sub> <sup>(3)</sup>       | Drain current (continuous) at T <sub>C</sub> =100 °C                | 0.65       | Α    |
| I <sub>DM</sub> <sup>(2), (3)</sup> | Drain current (pulsed)                                              | 4          | Α    |
| P <sub>TOT</sub> (3)                | Total dissipation at T <sub>C</sub> = 25 °C (steady state)          | 2.1        | W    |
| P <sub>TOT</sub> <sup>(1)</sup>     | Total dissipation at T <sub>C</sub> = 25 °C (steady state)          | 70         | W    |
|                                     | Derating factor (3)                                                 | 0.02       | W/°C |
| dv/dt (4)                           | Peak diode recovery voltage slope                                   | 5          | V/ns |
| T <sub>J</sub><br>T <sub>stg</sub>  | Operating junction temperature storage temperature                  | -55 to 150 | °C   |

- 1. The value is rated according Rthj-case
- 2. Pulse width limited by safe operating area.
- 3. When mounted on FR-4 board of 1inch², 2oz Cu
- 4.  $I_{SD} \le 4.6A$ ,  $dv/dt \le 400A/\mu s$ ,  $V_{DD} = 80\%V_{(BR)DSS}$

Table 3. Thermal resistance

| Symbol                   | Parameter                        | Parameter Typ |      |      |  |
|--------------------------|----------------------------------|---------------|------|------|--|
| R <sub>thj-case</sub>    | Thermal resistance junction-case |               | 1.8  | °C/W |  |
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb  | 31.2          | 58.5 | °C/W |  |

<sup>1.</sup> When mounted on FR-4 board of 1inch $^2$ , 2oz Cu, t < 10 sec

Table 4. Avalanche characteristics

| Symbol          | Parameter                                           | Тур | Unit |
|-----------------|-----------------------------------------------------|-----|------|
| I <sub>AS</sub> | Avalanche current, repetitive or not-repetitive (1) | 2   | Α    |
| E <sub>AS</sub> | Single pulse avalanche energy (2)                   | 65  | mJ   |

<sup>1.</sup> Pulse width limited by Tjmax

<sup>2.</sup> Starting Tj = 25 °C,  $I_D = I_{AS}$ ,  $V_{DD} = 50 \text{ V}$ 

Electrical characteristics STL6NM60N

## 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

Table 5. On/off states

| Symbol               | Parameter                                             | Test conditions                                         | Min. | Min. Typ. Max. |          | Unit                     |
|----------------------|-------------------------------------------------------|---------------------------------------------------------|------|----------------|----------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage                        | $I_D = 1 \text{ mA}, V_{GS} = 0$                        | 600  |                |          | V                        |
| dv/dt (1)            | Drain-source voltage slope                            | $V_{DD}$ = 480 V, $V_{GS}$ = 10 V, $I_{D}$ = 4.6 A      |      | 40             |          | V/ns                     |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max rating,<br>$V_{DS}$ = Max rating @125 °C |      |                | 1<br>100 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±20 V                                 |      |                | ±100     | nA                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                    | 2    | 3              | 4        | V                        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.3 A          |      | 0.85           | 0.92     | Ω                        |

<sup>1.</sup> Characteristics value at turn off on inductive load

Table 6. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                                        | Min. | Тур.           | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------|------|----------------|------|----------------|
| g <sub>fs</sub> <sup>(1)</sup>                           | Forward transconductance                                          | $V_{DS} = 15 \text{ V}, I_D = 2.3 \text{ A}$                           |      | 4              |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS}$ =50V, f=1 MHz, $V_{GS}$ =0                                    |      | 420<br>30<br>4 |      | pF<br>pF<br>pF |
| C <sub>oss eq.</sub> (2)                                 | Output equivalent capacitance                                     | V <sub>GS</sub> =0, V <sub>DS</sub> =0 to 480 V                        |      | 70             |      | pF             |
| Rg                                                       | Gate input resistance                                             | f=1 MHz Gate DC Bias=0<br>test signal level = 20 mV<br>open drain      |      | 6              |      | Ω              |
| $egin{array}{c} Q_{ m g} \ Q_{ m gd} \end{array}$        | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD}$ = 480 V, $I_{D}$ = 4.6 A<br>$V_{GS}$ =10 V<br>(see Figure 15) |      | 13<br>2<br>7   |      | nC<br>nC<br>nC |

<sup>1.</sup> Pulsed: pulse duration= 300 µs, duty cycle 1.5%

<sup>2.</sup>  $C_{oss\ eq.}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 7. Switching times

| Symbol                                                                        | Parameter                                                           | Test conditions                                                                                          | Min. | Тур.               | Max. | Unit           |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|--------------------|------|----------------|
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{DD} = 300 \text{ V}, I_D = 2.3 \text{ A},$ $R_G = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see Figure 14) |      | 10<br>8<br>40<br>9 |      | ns<br>ns<br>ns |

Table 8. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                       | Min | Тур.           | Max | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|----------------|-----|---------------|
| I <sub>SD</sub>                                        | Source-drain current                                                   |                                                                                                       |     |                | 1   | Α             |
| I <sub>SDM</sub> (1),(2)                               | Source-drain current (pulsed)                                          |                                                                                                       |     |                | 4   | Α             |
| V <sub>SD</sub> <sup>(3)</sup>                         | Forward on voltage                                                     | I <sub>SD</sub> = 4.6 A, V <sub>GS</sub> =0                                                           |     |                | 1.3 | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 4.6 A,<br>di/dt = 100 A/ $\mu$ s,<br>$V_{DD}$ =20 V<br>(see Figure 16)                     |     | 300<br>2<br>12 |     | ns<br>nC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> = 4.6 A,<br>di/dt = 100 A/μs,<br>V <sub>DD</sub> =20 V, Tj= 150 °C<br>(see Figure 16) |     | 470<br>3<br>12 |     | ns<br>nC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> When mounted on FR-4 board of 1inch², 2oz Cu

<sup>3.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5%

Electrical characteristics STL6NM60N

#### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Figure 4. Output characteristics

Figure 5. Transfer characteristics



Figure 6. Transconductance

Figure 7. Static drain-source on resistance



6/12

Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage vs temperature

Figure 11. Normalized on resistance vs temperature



Figure 12. Source-drain diode forward characteristics

Figure 13. Normalized  $B_{VDSS}$  vs temperature



Test circuit STL6NM60N

## 3 Test circuit

Figure 14. Switching times test circuit for resistive load

Figure 15. Gate charge test circuit



Figure 16. Test circuit for inductive load switching and diode recovery times

Figure 17. Unclamped inductive load test circuit



Figure 18. Unclamped inductive waveform

Figure 19. Switching time waveform



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: <a href="https://www.st.com">www.st.com</a>

**47/** 

#### PowerFLAT™(5x5) MECHANICAL DATA

| DIM. |      | mm.  |      |       | inch   |       |
|------|------|------|------|-------|--------|-------|
| DIN. | MIN. | TYP  | MAX. | MIN.  | TYP.   | MAX.  |
| Α    | 0.80 | 0.90 | 1.00 | 0.031 | 0.035  | 0.039 |
| A1   |      | 0.02 | 0.05 |       | 0.0007 | 0.002 |
| А3   |      | 0.24 |      |       | 0.009  |       |
| b    | 0.43 | 0.51 | 0.58 | 0.016 | 0.020  | 0.022 |
| С    | 0.64 | 0.71 | 0.79 | 0.025 | 0.027  | 0.031 |
| D    |      | 5.00 |      |       | 0.19   |       |
| E    |      | 5.00 |      |       | 0.19   |       |
| E2   | 2.49 | 2.57 | 2.64 | 0.01  | 0.10   | 0.103 |
| е    |      | 1.27 |      |       | 0.05   |       |



STL6NM60N Revision history

# 5 Revision history

Table 9. Document revision history

| Date        | Revision                                             | Changes                          |  |
|-------------|------------------------------------------------------|----------------------------------|--|
| 04-May-2007 | 1                                                    | First release                    |  |
| 23-May-2007 | -May-2007 2 Update test conditions on <i>Table 7</i> |                                  |  |
| 27-Nov-2007 | 3                                                    | Mechanical data has been updated |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com